## Controlled current source device | ontrolled current source device | 1 | |----------------------------------------|---| | Description | | | 1.1 Parameters | | | 1.1.1 Netlist format | | | Steady-state modelFrequency Scan model | 2 | | Frequency Scan model | 2 | | Time-domain model | 2 | | 4.1 Initialization | | Jean Mahseredjian, 1/4/2016 8:46 PM ## 1 Description This device accepts only 1-phase signals. ### 1.1 Parameters The device pins are: □ k the positive power pin □ m the negative power pin □ in the control input pin □ B1 the control output bundle (also called bus) pin that can contain observe signal pins The model parameters are: $\Box$ t<sub>start</sub> start time, if t < t<sub>start</sub> the source is an open-circuit. $\Box$ $t_{stop}$ stop time, if $t > t_{stop}$ the source is an open-circuit. The stop time must be greater than the start time □ Extrapolate Extrapolation option (see below). Since there is a time-step delay between the control signal setting and the electrical network solution with the determined current value, extrapolation can be used to compensate for this delay. Extrapolation allows to make a prediction based on previous solutions. The "Linear extrapolation" is applied using the previous solution points. The "Error correction" method simply predicts the solution using the previous time-point error. #### 1.1.1 Netlist format $_{\text{cl};\text{cl1};6;6;\text{s1},\text{s2},\text{scontrol},\text{bundle}\_\text{v},\text{bundle}\_\text{i},\text{bundle}\_\text{p},}$ 0,100ms,0,?v,?i,?p,>v,>i,>p, | Field | Description | |--------------------|--------------------------------------------------------------------------------------------------------| | _cl | Part name | | cl1 | Instance name, any name. | | 6 | Total number of pins | | 6 | Number of pins given in this data section | | s1 | Signal name connected to k-pin (positive), any name | | s2 | Signal name connected to m-pin, any name | | scontrol | Signal name connected to the control input pin | | bundle_v | Signal name connected to the control output pin for observing voltage, optional | | bundle_i | Signal name connected to the control output pin for observing current, optional | | bundle_p | Signal name connected to the control output pin for observing power, optional | | t <sub>start</sub> | Start time | | t <sub>stop</sub> | Stop time | | extrapolate | Extrapolation option: 0 means no extrapolation, 1 means Linear extrapolation, 2 means Error correction | | ?v | Request for voltage scope, sent to scope group vb (branch voltages), optional | | ?i | Request for current scope, sent to scope group ib (branch currents), optional | | ?p | Request for power scope, sent to scope group p (branch power), optional | | >V | Request for voltage observe, optional | | >i | Request for current observe, optional | | >p | Request for power observe, optional | None of the device pins can be deleted. # 2 Steady-state model The steady-state model of this device is an open-circuit. # 3 Frequency Scan model The frequency scan model of this device is an open-circuit. ### 4 Time-domain model The device output waveform is imposed by the control signal connected to its control input pin. The source is active (not an open-circuit) for $t_{start} \le t \le t_{stop}$ . ### 4.1 Initialization It is feasible to provide automatic initial conditions using the steady-state solution option, by connecting a current source in parallel with the "I controlled" source. Such a source must be present during the steady-state solution and disconnected in the time-domain solution. In the example shown in Figure 1, the cosine current source ("I ac" device) has the desired steady-state waveform. In this demonstrative example it is the same as the waveform of the signal cossig. The AC1 source start time is -1 (steady-state presence condition) and the stop time is 1e-15s. It is important to make the stop time much smaller than the integration time-step $\Delta t$ . When the simulation starts all state-variables are in steady-state. Figure 1 Automatic initialization example